发明名称 Frequency agile phase locked loop
摘要 A circuit having a frequency controllable oscillator and a variable time delay circuit. The time delay circuit is fed by a signal produced by the oscillator, such time delay circuit being coupled to the oscillator to control the frequency of the signal produced by the oscillator. The circuit allows frequency agility of a phase locked loop although locked to a common reference frequency.
申请公布号 US7664196(B2) 申请公布日期 2010.02.16
申请号 US20060557633 申请日期 2006.11.08
申请人 RAYTHEON COMPANY 发明人 ADLERSTEIN MICHAEL G
分类号 H04B7/02 主分类号 H04B7/02
代理机构 代理人
主权项
地址