发明名称 High-speed serial interface circuit and electronic instrument
摘要 A high-speed serial interface circuit includes a data receiver circuit, a clock signal receiver circuit, a logic circuit block that includes at least a serial/parallel conversion circuit, a free-running clock signal generation circuit, a clock signal detection circuit, and an output mask circuit. The clock signal detection circuit compares a received clock signal from the clock signal receiver circuit with a free-running clock signal from the free-running clock signal generation circuit to detect whether or not clock signals are transferred through differential clock signal lines. When the clock signal detection circuit has detected that the clock signals are not transferred through the differential clock signal lines, the output mask circuit masks an output signal from the logic circuit block so that the output signal is not transmitted to a circuit in the subsequent stage. The present invention can prevent a partial characteristic variation by NBTI by inputting a free-running clock into a logic block, and operating it.
申请公布号 US7663515(B2) 申请公布日期 2010.02.16
申请号 US20080196553 申请日期 2008.08.22
申请人 SEIKO EPSON CORPORATION 发明人 YONEZAWA TAKEMI;OE KENICHI
分类号 H03M9/00 主分类号 H03M9/00
代理机构 代理人
主权项
地址