发明名称 Internal clock driver circuit
摘要 An internal clock signal driver circuit includes a delay block that delays a rising clock signal and a falling clock signal, and outputs a delayed rising clock signal and a delayed falling clock signal, a rising DLL clock signal generating block that receives and combines the rising clock signal, the falling clock signal, and the delayed rising clock signal, and outputs a rising DLL clock signal, and a falling DLL clock signal generating block that receives and combines the rising clock signal, the falling clock signal, and the delayed falling clock signal, and outputs a falling DLL clock signal.
申请公布号 US7652514(B2) 申请公布日期 2010.01.26
申请号 US20070966225 申请日期 2007.12.28
申请人 HYNIX SEMICONDUCTOR INC. 发明人 LEE KANG YOUL
分类号 H03H11/26 主分类号 H03H11/26
代理机构 代理人
主权项
地址