发明名称
摘要 An asynchronous transfer mode (ATM) segmentation and reassembly (SAR) chip is provided for interfacing a host computer with an ATM system having a physical layer (PHY) chip incorporating, for example, a Unified Test and Operations Physical Interface for ATM (UTOPIA) protocol. The PHY chip is capable of operating at both 155 Mbps and 622 Mbps data transmission rates. The UTOPIA protocol requires a driving a clock to be provided by the SAR chip. In an exemplary embodiment described herein, the SAR chip is configured to accommodate both data transmission rates and to synthesize appropriate clock signals for driving the PHY chip which facilitate the clocking out of data and the sampling of data. Method and apparatus embodiments are disclosed. <IMAGE>
申请公布号 JP4394176(B2) 申请公布日期 2010.01.06
申请号 JP19960194171 申请日期 1996.07.05
申请人 发明人
分类号 G06F1/12;H04L7/00;H04L12/56;H04Q3/00;H04Q11/04 主分类号 G06F1/12
代理机构 代理人
主权项
地址