发明名称 Semiconductor memory device capable of high-speed cache read operation
摘要 Primary data caches are connected to a common signal line, and secondary data caches are connected to an I/O data line. While data in the secondary data cache is being output to the I/O data line, the common signal line is used to make determinations for data in flag cells. This increases the speed of a cache read operation.
申请公布号 US7636261(B2) 申请公布日期 2009.12.22
申请号 US20070625062 申请日期 2007.01.19
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 SHIBATA NOBORU
分类号 G11C11/34 主分类号 G11C11/34
代理机构 代理人
主权项
地址