发明名称 Wideband phase-locked loop with adaptive frequency response that tracks a reference
摘要 A self-tuning 3rd order type III phase-locked loop (PLL) is disclosed. In one aspect, the PLL provides frequency control that is implemented in three (3) parallel paths. The PLL provides frequency response tracking using a number of elements including a triple control voltage-controlled oscillator (VCO), a frequency-to-current (F2I) converter, and a switched capacitor loop filter. In addition to compensation for feedback ratio variation, near constant F2I gain over process variations and switched capacitor filters synchronized to a reference signal, near constant VCO gain over process variations allows the open loop frequency response to be tailored to track the reference signal. A high-speed locking technique is employed which significantly reduces acquisition time in low bandwidth cases. This PLL may be fabricated in a 0.18 mum CMOS logic process.
申请公布号 US7634038(B1) 申请公布日期 2009.12.15
申请号 US20060339077 申请日期 2006.01.24
申请人 CADENCE DESIGN SYSTEMS, INC. 发明人 HUFFORD MICHAEL;NAVIASKY ERIC;WILLIAMS STEPHEN;WILLIAMS MICHELLE
分类号 H03D3/24 主分类号 H03D3/24
代理机构 代理人
主权项
地址