发明名称 INCREASED SENSITIVITY AND REDUCED OFFSET VARIATION IN HIGH DATA RATE HSSI RECEIVER
摘要 Signal offset variation caused by transistor variation/mismatch in integrated circuits may be reduced. In one embodiment, a buffer circuit has variable-valued circuits elements. Offset variation measurements are made and the variable-valued circuit elements are calibrated to reduce the measured offset variation. In another embodiment, each amplifying stage of a multi-stage buffer provides variable gain. The total DC gain of the cascade is distributed unevenly across the stages, with more DC gain being provided by amplifier stages at the beginning of the cascade than at the end. An additional pre-amplifier stage can also be provided at the beginning of the cascade.
申请公布号 US2009302888(A1) 申请公布日期 2009.12.10
申请号 US20080134777 申请日期 2008.06.06
申请人 ALTERA CORPORATION 发明人 SHUMARAYEV SERGEY;TRAN THUNGOC M.;WONG WILSON;MAANGAT SIMARDEEP
分类号 H03K19/0175 主分类号 H03K19/0175
代理机构 代理人
主权项
地址