发明名称 Integrated hard-wired or partly hard-wired CRC generation and/or checking architecture for a physical coding sublayer in a programmable logic device
摘要 A programmable logic integrated circuit device ("PLD") includes high-speed serial interface ("HSSI") circuitry that is at least partly hard-wired to perform at least some functional aspects of the HSSI operations. Cyclic redundancy check (CRC) generation and/or checking circuitry is now included in this HSSI circuitry, and again, this CRC circuitry is at least partly hard-wired to perform at least some functional aspects of its operations(s).
申请公布号 US7627806(B1) 申请公布日期 2009.12.01
申请号 US20060436463 申请日期 2006.05.17
申请人 ALTERA CORPORATION 发明人 VIJAYARAGHAVAN DIVYA;ZHENG MICHAEL MENGHUI;LEE CHONG H.;XUE NING;NGUYEN TAM
分类号 H03M13/09 主分类号 H03M13/09
代理机构 代理人
主权项
地址