发明名称 Three-level non-volatile semiconductor memory devices with lower and upper bit lines sharing a voltage control block
摘要 A non-volatile semiconductor memory device includes a page buffer comprising a lower latch block and an upper latch block, and a memory array that is connected to the lower latch block via a lower common bit line and that is connected to the upper latch block via an upper common bit line. The memory array includes a plurality of non-volatile memory cells, a lower even bit line and a lower odd bit line that are selectively connectable to the lower common bit line, an upper even bit line and an upper odd bit line that are selectively connectable to the upper common bit line, a first switch that electrically connects the lower even bit line to the upper even bit line in response to a first connection control signal and a second switch that electrically connects the lower odd bit line to the upper odd bit line in response to a second connection control signal.
申请公布号 US7623383(B2) 申请公布日期 2009.11.24
申请号 US20060567960 申请日期 2006.12.07
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 PARK JONG YEOL;PARK MIN GUN
分类号 G11C16/04 主分类号 G11C16/04
代理机构 代理人
主权项
地址