发明名称 High performance input receiver circuit for reduced-swing inputs
摘要 An input buffer receiver circuit for electronic devices (e.g., memory chips) to receive and process reduced-swing and high bandwidth inputs to obtain "buffered" output signals therefrom with symmetrical rising and falling delays, and without additional current dissipation over previous receiver circuits, is disclosed. The receiver circuit may include two stages of differential amplifier pairs (i.e., a total of 4 separated differential amplifiers). The differential amplifiers in the first stage convert the single-ended input signal to a full-differential signal, which is then converted back to a single-ended output signal by the differential amplifier pair in the second stage. The output of a P-diff first stage may be connected to the input of an N-diff second stage and the output of an N-diff first stage may be connected to the input of a P-diff second stage thereby creating a "cross" coupled structure. Various current saving and biasing methods may also be employed to keep the operating current the same or lower than the previous receiver circuit designs. Because of the rules governing abstracts, this abstract should not be used to construe the claims.
申请公布号 US7622986(B2) 申请公布日期 2009.11.24
申请号 US20050213220 申请日期 2005.08.26
申请人 MICRON TECHNOLOGY, INC. 发明人 PAN DONG;COWLES TIMOTHY B.
分类号 G06G7/12 主分类号 G06G7/12
代理机构 代理人
主权项
地址