发明名称 Reference clock receiver compliant with LVPECL, LVDS and PCI-Express supporting both AC coupling and DC coupling
摘要 A reference clock receiver structure according to the invention is provided. The structure preferably includes an input buffer that is formed from a PMOS differentiated pair of transistors and a first supply voltage. The PMOS differential pair receives a pair of differential inputs, and produces a pair of differential outputs. The structure also includes a level shifter that is coupled to receive the pair of differential outputs from the input buffer to provide gain to the pair of differential outputs to form a gained pair of differential outputs. The level shifter that includes a second supply voltage. The second supply voltage may have a smaller magnitude than the first supply voltage. Finally, the structure includes a CMOS buffer that is coupled to receive the gained pair of differential outputs. The CMOS buffer boosts the gained pair of differential outputs and converts the gained differential pair outputs into a single signal.
申请公布号 US7619460(B2) 申请公布日期 2009.11.17
申请号 US20080011065 申请日期 2008.01.23
申请人 ALTERA CORPORATION 发明人 MEI HAITAO;WANG SHOUJUN;BEREZA WILLIAM;BAIG MIRZA
分类号 H03L5/00 主分类号 H03L5/00
代理机构 代理人
主权项
地址