发明名称 Clock and Data Recovery Loop with ISI Pattern-Weighted Early-Late Phase Detection
摘要 An inter-symbol interference (ISI) pattern-weighted early-late phase detector is provided. I and Q clocks are generated, where the Q clock has a fixed phase delay with respect to the I clock. The I clock frequency is divided by n, creating a reference clock. A serial data stream is sequentially sampled with the I and Q clocks, creating digital I-bit and Q-bit values, respectively. The I-bit values and Q-bit values are segmented into n-bit digital words. In response to analyzing the I-bit and Q-bit values, I clock phase corrections are identified. Also identified are bit sequence patterns associated with each I-bit value. Each I-bit value is weighted in response to the identified bit sequence pattern and the identified I clock phase correction. A phase error signal is generated by averaging the weighted I-bit values for each n-bit digital word, and I clock is modified in phase.
申请公布号 US2009279653(A1) 申请公布日期 2009.11.12
申请号 US20090507034 申请日期 2009.07.21
申请人 DO VIET LINH;FU WEI 发明人 DO VIET LINH;FU WEI
分类号 H04L7/02 主分类号 H04L7/02
代理机构 代理人
主权项
地址