发明名称 Pad Structure for 3D Integrated Circuit
摘要 This invention discloses an I/O pad structure in an integrated circuit (IC) which comprises a first vertical region in the IC including a top metal layer and one or more semiconductor devices formed thereunder, the top metal layer in the first vertical region serving as a first pad, the semiconductor devices being electrically connected to the first pad, and a second vertical region in the IC next to the first vertical region including the top metal layer and one or more through-silicon-vias (TSVs) formed thereunder, the top metal layer in the second vertical region serving as a second pad, and no semiconductor devices being formed beneath the second pad, the TSVs being electrically connected to the second pad, wherein the first and the second pad are electrically connected through at least one metal layer.
申请公布号 US2009278251(A1) 申请公布日期 2009.11.12
申请号 US20080119255 申请日期 2008.05.12
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD. 发明人 TSAI CHIH-SHENG;WANG CHUNG-HSING
分类号 H01L23/12;H01L23/48;H03K19/094 主分类号 H01L23/12
代理机构 代理人
主权项
地址