发明名称 Binary controlled phase selector with output duty cycle correction
摘要 A phase selection circuit having a selection circuit, binary weighted current sources, and an amplifier circuit. The phase selection circuit is configured for selecting adjacent phase signals from a number of equally-spaced phases of a clock signal, based on a phase selection value. The selection circuit outputs the adjacent phase signals to respective first and second binary weighted current sources, along with a digital interpolation value. The first current source outputs a contribution current onto a summing node based on the first adjacent phase signal and the digital interpolation control value, and the second current source outputs a second contribution current to the summing node based on the second adjacent phase signal and an inverse of the digital interpolation control value, resulting in an interpolated signal. An amplifier circuit outputs the interpolated signal as a phase-interpolated clock signal according to the phase selection value.
申请公布号 US7613266(B1) 申请公布日期 2009.11.03
申请号 US20050033641 申请日期 2005.01.13
申请人 ADVANCED MICRO DEVICES, INC. 发明人 TALBOT GERALD ROBERT
分类号 H04L7/00 主分类号 H04L7/00
代理机构 代理人
主权项
地址