发明名称 DYNAMIC RANDOM ACCESS MEMORY CIRCUIT, DESIGN STRUCTURE AND METHOD
摘要 Disclosed is a DRAM circuit that incorporates an improved reference cell, has half the capacitance of the memory cell, does not require a particular reference voltage, and can be formed using the same fabrication processes as the memory cell. This DRAM circuit comprises a memory cell with a single trench capacitor and a reference cell having two trench capacitors. The two reference cell trench capacitors are connected in series through a merged buried capacitor plate such that they provide half the capacitance of the memory cell trench capacitor. Additionally, the reference cell trench capacitors have essentially the same structure as the memory cell trench capacitor so that they can be formed in conjunction with the memory cell trench capacitor. Also disclosed are a design structure for the above-described memory circuit and a method for forming the above-described memory circuit.
申请公布号 US2009268510(A1) 申请公布日期 2009.10.29
申请号 US20080108548 申请日期 2008.04.24
申请人 BARTH JR JOHN E;CHENG KANGGUO;KIM HOKI;WANG GENG 发明人 BARTH, JR. JOHN E.;CHENG KANGGUO;KIM HOKI;WANG GENG
分类号 G11C11/24;H01L21/8242 主分类号 G11C11/24
代理机构 代理人
主权项
地址