发明名称 CLOCK JITTER MEASUREMENT CIRCUIT AND INTEGRATED CIRCUIT HAVING THE SAME
摘要 Provided is a measurement circuit for measuring a jitter of a clock signal. Delay elements delay the clock signal into delayed clock signal. Latches latch the delayed clock signals to indicate whether transition edges of the clock signal is within a window value which is corresponding to delays of the delay elements. Based on the latch result from the latches, a finite state machine generates control signals for controlling the delay elements. If the latch result indicates that the transition edges of the clock signal is not within the window value, the control signals adjust the delays of the delay elements and the window value. The jitter of the clock signal is measured based on the delays of the delay elements and the window value.
申请公布号 US2009271133(A1) 申请公布日期 2009.10.29
申请号 US20080108796 申请日期 2008.04.24
申请人 FARADAY TECHNOLOGY CORP. 发明人 HO JUNG-CHI;LIN SHENG-BIN;CHANG YEONG-JAR
分类号 G01R23/00 主分类号 G01R23/00
代理机构 代理人
主权项
地址