发明名称 AUTOMATIC IIP2 CALIBRATION ARCHITECTURE
摘要 <p>An integrated automatic IIP2 calibration architecture for wireless transceivers is disclosed. The architecture enables a wireless transceiver to generate a test radio frequency (RF) signal having a second order tone with minimal additional circuitry. In particular, the test RF signal is generated using a combination of native transceiver circuits and test adaptor circuits. Native transceiver circuits are those circuits implemented on the transceiver chip for executing native transceiver functions during normal operation, which can be used for generating the test (RF) signal. Test adaptor circuits are added to the transceiver chip, more specifically to the native circuits, for enabling the native circuits to generate the test RF signal in a self-test mode of operation. Circuits for implementing a particular IIP2 minimizing scheme can be included on the transceiver chip for automatic IIP2 calibration during the self-test mode of operation.</p>
申请公布号 EP2111690(A1) 申请公布日期 2009.10.28
申请号 EP20080706309 申请日期 2008.01.25
申请人 ICERA CANADA ULC 发明人 MANKU, TAJINDER;BELLAOUAR, ABDELLATIF;HOLDEN, ALAN, R.;SAFIRI, HAMID, R.
分类号 H04B1/26;H03D7/14;H04B1/12;H04B17/00;(IPC1-7):H04Q7/32 主分类号 H04B1/26
代理机构 代理人
主权项
地址
您可能感兴趣的专利