发明名称 Flip chip interconnection pad layout
摘要 A flip chip interconnect pad layout has the die signal pads are arranged on the die surface near the perimeter of the die, and the die power and ground pads arranged on the die surface inboard from the signal pads; and has the signal pads on the corresponding package substrate arranged in a manner complementary to the die pad layout and the signal lines routed from the signal pads beneath the die edge away from the die footprint, and has the power and ground lines routed to vias beneath the die footprint. Also, a flip chip semiconductor package in which the flip chip interconnect pad layouts have the die signal pads situated in the marginal part of the die and the die power and ground pads arranged on the die surface inboard from the signal pads, and the corresponding package substrates have signal pads arranged in a manner complementary to the die pad layout and signal lines routed from the signal pads beneath the die edge away from the die footprint.
申请公布号 US7605480(B2) 申请公布日期 2009.10.20
申请号 US20060372989 申请日期 2006.03.10
申请人 CHIPPAC, INC. 发明人 PENDSE RAJENDRA D.
分类号 H01L23/40;H01L21/60;H01L23/28;H01L23/498;H01L23/50;H05K7/00 主分类号 H01L23/40
代理机构 代理人
主权项
地址