发明名称 PIPELINE-TYPE ANALOG-TO-DIGITAL CONVERTER
摘要 A pipeline-type AID converter includes: N number of stages cascade-connected; and a digital correction circuit that receives digital signals outputted from the N number of stages and outputs a final digital signal. In the converter, an Mth stage in the N number of stages includes: a sub A/D converter A/D-converting an input analog signal; a sub D/A converter D/A converting a digital signal outputted from the sub A/D converter; a differential amplifier circuit that includes a sample hold circuit and an operational amplifier, performs an sampling operation and a holding operation to obtain a difference between the input analog signal and an output signal of the sub D/A converter, and amplifies the difference; and a compensation circuit compensating a gain error of the operational amplifier in an operation of the differential amplifier circuit, the gain error being caused by parasitic capacitance between an input terminal and an output terminal of the operational amplifier, and 1<=M<N.
申请公布号 US2009243901(A1) 申请公布日期 2009.10.01
申请号 US20090406490 申请日期 2009.03.18
申请人 SEIKO EPSON CORPORATION 发明人 ABE AKIRA
分类号 H03M1/06 主分类号 H03M1/06
代理机构 代理人
主权项
地址