发明名称 MINIMIZING CLOCK UNCERTAINTY ON CLOCK DISTRIBUTION NETWORKS USING A MULTI-LEVEL DE-SKEWING TECHNIQUE
摘要 Disclosed is a method of minimizing clock uncertainty using a multi-level de-skewing technique. The method includes the steps of obtaining a chip wherein at least a portion of the chip has a regular array of buffers on multiple levels, the buffers being driven by first drivers and the first drivers being driven by second drivers; grouping the buffers in a first direction to create clusters with the same number of buffer inputs, wherein if there are not the same number of buffer inputs in each cluster, then adding dummy buffers to the cluster with a deficient number of buffer inputs; wiring outputs of the first drivers together in a second direction, wherein the first and second directions are orthogonal; and wiring outputs of the second together in the second direction.
申请公布号 US2009237134(A1) 申请公布日期 2009.09.24
申请号 US20080051834 申请日期 2008.03.19
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 HWANG CHARLIE CHORNGLII;NEVES JOSE CORREIA;RESTLE PHILLIP JOHN
分类号 H03K5/01 主分类号 H03K5/01
代理机构 代理人
主权项
地址