发明名称 CLOCK GENERATING CIRCUIT AND AUDIO SYSTEM
摘要 A clock generating circuit having a simple constitution and an audio system are disclosed. The clock generating circuit (300) comprises an oscillator (12) for generating a reference frequency signal by means of a crystal oscillator (10) of a resonance frequency of 32.768 kHz, a PLL circuit for generating a signal synchronizing with the reference frequency signal generated by the oscillator (12) and having a frequency which is M times the reference frequency signal, a first frequency divider (30) for generating a first clock signal (CLK1) having a frequency of 32 kHz by frequency-dividing the signal generated by the PLL circuit at a division ratio N1, a second frequency divider (32) for generating a second clock signal (CLK2) having a frequency of 38 kHz by frequency-dividing the signal generated by the PLL circuit at a division ratio N2, and a third frequency divider (34) for generating a third clock signal (CLK3) having a frequency of 48 kHz by frequency-dividing the signal generated by the PLL circuit at a division ratio N3.
申请公布号 US2009225990(A1) 申请公布日期 2009.09.10
申请号 US20060908602 申请日期 2006.04.25
申请人 NIIGATA SEIMITSU CO., LTD.;RICOH COMPANY, LTD. 发明人 MIYAGI HIROSHI
分类号 H04H20/48;H03L7/08 主分类号 H04H20/48
代理机构 代理人
主权项
地址