发明名称 SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE AND METHOD FOR EVALUATING AN EYE-OPENING MARGIN
摘要 An eye-opening margin measurement method for a high-speed serial data reception circuit which uses a circuit for eye-opening margin measurement involving operation of a clock data recovery circuit without fixing the clock phase. In this method, an error acceleration test can also be made on received data by giving an offset pulse signal to phase information to add a jitter component. The method uses a semiconductor integrated circuit device which includes a serializer/deserializer circuit (SerDes) for receiving serial data and a reference serializer/deserializer circuit (Ref_SerDes) for receiving an accompanying clock signal. The SerDes circuit converts received serial data into parallel data through a recovery clock whose phase is controlled using phase control signal P_CS generated by the Ref_SerDes circuit. An offset pulse signal Offset_Pulse from the pulse-forming circuit is applied to the phase control signal P_CS to make eye-opening margin measurement.
申请公布号 US2009224809(A1) 申请公布日期 2009.09.10
申请号 US20090367067 申请日期 2009.02.06
申请人 MATSUMOTO AKIRA;HAMANO DAISUKE;HAYASHI ATSUHIRO;SUZUKI KZUHISA 发明人 MATSUMOTO AKIRA;HAMANO DAISUKE;HAYASHI ATSUHIRO;SUZUKI KZUHISA
分类号 H03L7/00 主分类号 H03L7/00
代理机构 代理人
主权项
地址