摘要 |
A transmission circuit of a clock signal is described for transmitting synchronous digital signals (D5) between an upstream device (5) and a downstream device (6) connected by such a circuit (10), which has a first input terminal connected to an output terminal of the upstream device (5) and receiving from it an input clock signal (CK_IN) at a predetermined frequency, and an output terminal connected to an input terminal of the downstream device (6) and supplying it with an output clock signal (CK_OUT) at a predetermined frequency; as well as a second input terminal receiving an alarm signal (V) from an external device (9). Advantageously according to the invention, the circuit (10) comprises at least:
- a first component (PLL_D) being structured so as to modify a frequency value of the input clock signal (CK_IN) and to provide an intermediate clock signal (CK_D), and
- a second component (PLL_M) being structured so as to modify a frequency value of the intermediate clock signal (CK_D);
such first and second components (PLL_D, PLL_M) being connected together in cascade between the first input terminal and the output terminal and being connected to the second input terminal so as to:
- neutralise one another the modifications made to the frequency of the clock signal, in the absence of the external alarm signal (V), and
- prevent the passage of the clock signal, in the presence of the external alarm signal (V),
in the case of failure of one of such first and second components (PLL_D, PLL_M), the downstream device (6) receiving a clock signal with a different frequency value to a nominal frequency.
|