发明名称 Push for Sharing Instruction
摘要 In one embodiment, a system comprises a first processor, a main memory system, and a cache hierarchy coupled between the first processor and the main memory system. The cache hierarchy comprises at least a first cache. The first processor is configured to execute a first instruction, including forming an address responsive to one or more operands of the first instruction. The system is configured to push a first cache block that is hit by the first address in the first cache to a target location within the cache hierarchy or the main memory system, wherein the target location is unspecified in a definition of the first instruction within an instruction set architecture implemented by the first processor, and wherein the target location is implementation-dependent.
申请公布号 US2009216950(A1) 申请公布日期 2009.08.27
申请号 US20080037595 申请日期 2008.02.26
申请人 MCCALPIN JOHN D;CONWAY PATRICK N 发明人 MCCALPIN JOHN D.;CONWAY PATRICK N.
分类号 G06F12/08 主分类号 G06F12/08
代理机构 代理人
主权项
地址