发明名称 MIS-TRANSISTOR-BASED NONVOLATILE MEMORY
摘要 A nonvolatile semiconductor memory device includes a latch circuit including a first inverter and a second inverter cross-coupled to each other, a source node of a MIS transistor of the first inverter and a source node of a MIS transistor of the second inverter being both coupled to a plate line, and a control circuit configured to apply a first potential to the plate line in a store mode to cause a change in threshold voltage to one of the MIS transistors, and configured to apply a second potential to the plate line in a power-on mode to cause the latch circuit to latch data responsive to the change in threshold voltage generated in the store mode, such that the data latched by the latch circuit in the power-on mode is automatically output to outside the nonvolatile semiconductor memory device upon power-on thereof.
申请公布号 US2009213650(A1) 申请公布日期 2009.08.27
申请号 US20080036938 申请日期 2008.02.25
申请人 NSCORE INC. 发明人 NODA KENJI
分类号 G11C11/40 主分类号 G11C11/40
代理机构 代理人
主权项
地址