发明名称 Chip scale package with flip chip interconnect
摘要 A flip chip package is formed by a solid-state bond technique for connecting the input/ouput pads on the integrated circuit chip and the package substrate. The solid-state bond technique involves a direct mating of metal surfaces, and does not employ any particulate conductive material. Accordingly the connections are capable of carrying very high current, and display good long-term reliability as compared to ACA or ICA particulate interconnects. Moreover the solid-state bond technique does not entail a melting or flow of any interconnecting material. Accordingly the connections can be formed at very fine geometries, typically as low as 70 micrometers pitch. Also, the space between the surface of the integrated circuit chip and the subjacent surface of the package substrate is filled with a patterned adhesive structure, which consists of one or more adhesive materials that are deployed in a specified pattern in relation to the positions of the second level interconnections between the package and the printed circuit board. According to the aspect of the invention, the coefficient of thermal expansion and the compliancy of the package structure in the regions overlying the second level connections can be tailored to reduce potentially damaging propagation of stress generated in the second level connections on the package to features on the integrated circuit chip, and thereby extending the long-term reliability of the package and of the interconnects.
申请公布号 EP2093791(A2) 申请公布日期 2009.08.26
申请号 EP20090007758 申请日期 2002.02.25
申请人 CHIPPAC, INC. 发明人 PENDSE, RAJENDRA;AHMAD, NAZIR;CHEN, ANDREA;KIM, KYUNG-MOON;KWEON, YOUNG DO;TAM, SAMUEL
分类号 H01L21/44;H01L23/12;H01L21/48;H01L21/50;H01L21/56;H01L21/60;H01L23/31;H01L23/48;H01L23/485;H01L23/52;H01L29/40 主分类号 H01L21/44
代理机构 代理人
主权项
地址