发明名称 METHOD AND SYSTEM FOR A DIGITAL SIGNAL PROCESSOR DEBUGGING DURING POWER TRANSITIONS
摘要 Techniques for the design and use of a digital signal processor, including (but not limited to) for processing transmissions in a communications (e.g., CDMA) system. A method and system control transferring data between debugging registers and digital signal processor processes in association with a power transition sequence of the digital signal processor. In a digital signal processor, debugging registers associate with the core processor process and the debugging process. Control bits control transferring data among the debugging registers, the core processor process and the debugging process. The control bit prevents transferring data among the debugging registers, the core processor process and the debugging process in the event of a power transition sequence. Control bits also prevent a power transition sequence of the digital signal processor in the event of transferring data among the debugging registers and the core processor process or the debugging process. ® KIPO & WIPO 2009
申请公布号 KR20090089425(A) 申请公布日期 2009.08.21
申请号 KR20097012383 申请日期 2007.11.13
申请人 QUALCOMM INCORPORATED 发明人 CODRESCU LUCIAN;ANDERSON WILLIAM C.;VENKUMAHANTI SURESH;GIANNINI LOUIS ACHILLE;PYLA MANOJKUMAR;CHEN XUFENG
分类号 G06F11/36;G06F1/26;G06F9/46 主分类号 G06F11/36
代理机构 代理人
主权项
地址