发明名称 PIPELINED ANALOG-TO-DIGITAL CONVERTER WITH CALIBRATION OF CAPACITOR MISMATCH AND FINITE GAIN ERROR
摘要 The present invention relates to an analog-to-digital converter, especially to a pipelined analog-to-digital converter with calibration of capacitor mismatch and finite gain error. Comparing with the conventional pipelined analog-to-digital converter, the new analog-to-digital converter comprises more circuit blocks including an extra sub-converter stage, a control clock generator and an error detector, resulting in that each sub-converter stage has two operation modes: normal conversion mode and calibration mode. All of the sub-converter stages share one error detector which amplifies the output of the sub-converter stage in calibration mode. Furthermore, to store the output of the error detector, a memory is used in each sub-converter stage for controlling the gain of amplifier in order to make the error generated by the finite gain of amplifier and the error generated by the capacitance mismatch have the same size but opposite sign. As a result, the two errors can compensate each other to achieve an error-free conversion stage.
申请公布号 US2009189796(A1) 申请公布日期 2009.07.30
申请号 US20080136226 申请日期 2008.06.10
申请人 EMENSA TECHNOLOGY LTD. CO. 发明人 CHEN CHENG;YUAN JIREN
分类号 H03M1/10;H03M1/12 主分类号 H03M1/10
代理机构 代理人
主权项
地址