发明名称 CLOCK POWER MINIMIZATION WITH REGULAR PHYSICAL PLACEMENT OF CLOCK REPEATER COMPONENTS
摘要 Power, routability and electromigration have become crucial issues in modem microprocessor designs. In high performance designs, clocks are the highest consumer of power. Arranging clocking components with regularity so as to minimize the capacitance on the clock nets can help reduce clock power, however, it may hurt performance due to some loss of flexibility in physically placing those components. The present invention provides techniques to optimally place clock components in a regular fashion so as to minimize clock power within a performance constraint. A rectangular grid is created and clock distribution structures are assigned to the grid intersection points. Latches are then located around the clock distribution structures to minimize an overall distance for connections between the latches and respective clock distribution structures. The horizontal and vertical pitches of the grid may be independently adjusted to achieve a more uniform spread of the clock distribution structures.
申请公布号 US2009193376(A1) 申请公布日期 2009.07.30
申请号 US20080022849 申请日期 2008.01.30
申请人 ALPERT CHARLES J;PURI RUCHIR;RAMJI SHYAM;SINGH ASHISH K;SZE CHIN NGAI 发明人 ALPERT CHARLES J.;PURI RUCHIR;RAMJI SHYAM;SINGH ASHISH K.;SZE CHIN NGAI
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址