发明名称 SELECTIVE STRESS RELAXATION OF CONTACT ETCH STOP LAYER THROUGH LAYOUT DESIGN
摘要 <p>A structure and method of fabrication of a semiconductor device, where a stress layer is formed over a MOS transistor to put either tensile stress or compressive stress on the channel region. The parameters such as the location and area of the contact hole thru the stress layer are chosen to produce a desired amount of stress to improve device performance. In an example embodiment for a tensile stress layer, the PMOS S/D contact area is larger than the NMOS S/D contact area so the tensile stress on the PMOS channel is less than the tensile stress on the NMOS channel. In an example embodiment for a compressive stress layer, the NMOS contact area is larger than the PMOS contact area so that the compressive stress on the NMOS channel is less than the compressive stress on the PMOS channel.</p>
申请公布号 SG153815(A1) 申请公布日期 2009.07.29
申请号 SG20090039389 申请日期 2006.10.13
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING LTD 发明人 WEE TEO LEE;ELGIN QUEK;KYUN SOHN DONG
分类号 主分类号
代理机构 代理人
主权项
地址