发明名称 DIGITAL PHASE-LOCKED LOOP WITH GATED TIME-TO-DIGITAL CONVERTER
摘要 A digital PLL (DPLL) includes a time-to-digital converter (TDC) and a control unit. The TDC is periodically enabled for a short duration to quantize phase information and disabled for the remaining time to reduce power consumption. The TDC receives a first clock signal and a first reference signal and provides a TDC output indicative of the phase difference between the first clock signal and the first reference signal. The control unit generates an enable signal based on a main reference signal and enables and disables the TDC with the enable signal. In one design, the control unit delays the main reference signal to obtain the first reference signal and a second reference signal, generates the enable signal based on the main reference signal and the second reference signal, and gates a main clock signal with the enable signal to obtain the first clock signal for the TDC.
申请公布号 US2009175399(A1) 申请公布日期 2009.07.09
申请号 US20080969359 申请日期 2008.01.04
申请人 QUALCOMM INCORPORATED 发明人 SUN BO;SAHOTA GURKANWAL SINGH;YANG ZIXIANG
分类号 H03D3/24 主分类号 H03D3/24
代理机构 代理人
主权项
地址