发明名称 Semiconductor memory device for generating a delay locked clock in early stage
摘要 A semiconductor memory apparatus includes a first delay locked loop configured to delay a system clock by a predetermined time to thereby generate a first delay locked clock synchronizing a data output timing with the system clock, a second delay locked loop configured to delay an inverse signal of the system clock by a predetermined time to thereby generate a second delay locked clock synchronizing the data output timing with the system clock, and a clock selection block configured to select one of the first and second delay locked clocks to thereby output as a reference clock for data output.
申请公布号 US7557627(B2) 申请公布日期 2009.07.07
申请号 US20070715783 申请日期 2007.03.08
申请人 HYNIX SEMICONDUCTOR INC. 发明人 LEE HYUN-WOO;YUN WON-JOO
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址