发明名称 REDUCING EXTERNAL RESISTANCE OF A MULTI-GATE DEVICE USING SPACER PROCESSING TECHNIQUES
摘要 Reducing external resistance of a multi-gate device using spacer processing techniques is generally described. In one example, a method includes depositing a sacrificial gate electrode to one or more multi-gate fins, the one or more multi-gate fins comprising a gate region, a source region, and a drain region, the gate region being disposed between the source and drain regions, patterning the sacrificial gate electrode such that the sacrificial gate electrode material is coupled to the gate region and substantially no sacrificial gate electrode is coupled to the source and drain regions of the one or more multi-gate fins, forming a dielectric film coupled to the source and drain regions of the one or more multi-gate fins, removing the sacrificial gate electrode from the gate region of the one or more multi-gate fins, depositing spacer gate dielectric to the gate region of the one or more multi-gate fins wherein substantially no spacer gate dielectric is deposited to the source and drain regions of the one or more multi-gate fins, the source and drain regions being protected by the dielectric film, and etching the spacer gate dielectric to completely remove the spacer gate dielectric from the gate region area to be coupled with a final gate electrode except a remaining pre-determined thickness of spacer gate dielectric to be coupled with the final gate electrode that remains coupled with the dielectric film.
申请公布号 US2009166741(A1) 申请公布日期 2009.07.02
申请号 US20070964593 申请日期 2007.12.26
申请人 PILLARISETTY RAVI;SHAH UDAY;DOYLE BRIAN S;KAVALIEROS JACK T 发明人 PILLARISETTY RAVI;SHAH UDAY;DOYLE BRIAN S.;KAVALIEROS JACK T.
分类号 H01L29/94;H01L21/336 主分类号 H01L29/94
代理机构 代理人
主权项
地址
您可能感兴趣的专利