发明名称 METHOD AND APPARATUS FOR ON-THE-FLY MINIMUM POWER STATE TRANSITION
摘要 The invention includes a design structure embodied in a computer readable medium for performing a method for inserting a scan chain into a VLSI circuit design. The scan chain structure, or structures, are included in the design structure for the VLSI circuit design. The scan chain structure includes a first flip-flop (L1) and a second flip-flop (L2) configured to operate the first flip-flop (L1) in normal mode operation, in scan mode operation, in initialization mode and in low leakage power mode operation. A buffer circuit is electrically connected between the scan-out output of the second flip-flop (L2) and the scan-in input of the first flip-flop (L1) for the next latch in the scan chain. Buffer circuit control elements control the first flip-flop (L1) to switch between scan mode or low power leakage mode. The switching occurs in only one clock cycle. The design structure can include a netlist, which describes the VLSI circuit, reside on storage medium as a data format used for the exchange of layout data of integrated circuits, and preferably includes at least one of test data files, characterization data, verification data, or design specifications.
申请公布号 US2009172615(A1) 申请公布日期 2009.07.02
申请号 US20070966493 申请日期 2007.12.28
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ORTIZ ALBERTO GARCIA;LICHTENAU CEDRIC;ROHRER NORMAN J.
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址