发明名称 Fast DC coupled level translator
摘要 A level translator has an inverter comprising a first transistor having a first predetermined voltage threshold and a second transistor having a second predetermined voltage threshold. The two transistors have control gates being of complementary conductivity. A first capacitor is connected at one end to the gate of the first transistor and at a second end to an input signal. A second capacitor is connected at one end to the gate of the second transistor, the input signal being applied to a second end of the second capacitor. A comparator is used for detecting the relationship between the input signal and a reference voltage. A first current mirror has one terminal connected to an output of the comparator, and another terminal connected to the gate of the first transistor. A second current mirror has one terminal connected to an output of the comparator, and another terminal connected to the gate of the second transistor. A first clamp circuit is used for limiting a gate voltage of said first transistor. A second clamp circuit is used for limiting a gate voltage of said second transistor.
申请公布号 US7554378(B2) 申请公布日期 2009.06.30
申请号 US20070766701 申请日期 2007.06.21
申请人 SUPERTEX, INC. 发明人 WALKER JAMES T.
分类号 H03L5/00;H03K5/22 主分类号 H03L5/00
代理机构 代理人
主权项
地址