发明名称 SEMICONDUCTOR DEVICE
摘要 In a semiconductor device including an N-line M-stage shift register circuit operated at high speed of, for example, several hundreds MHz. Input circuits input a common test pattern to each of pairs of shift registers in, for example, two lines out of the N lines. A plurality of outputs of the pairs of shift registers in the two lines are compared in comparators, and the comparison results are output. The N-line M-stage shift register circuit and the comparators are operated in synchronization with a clock signal at several hundreds MHz. Hence, even when the circuit scale (area) of the N-line M-stage shift register circuit is increased to involve apparent wiring delay, a defect in the shift register circuit can be detected at an actual speed.
申请公布号 US2009161813(A1) 申请公布日期 2009.06.25
申请号 US20080241722 申请日期 2008.09.30
申请人 HIROSE MASAYA;YAMAMOTO TAKESHI;DAIO KINYA;WATANABE KENJI 发明人 HIROSE MASAYA;YAMAMOTO TAKESHI;DAIO KINYA;WATANABE KENJI
分类号 G11C19/00 主分类号 G11C19/00
代理机构 代理人
主权项
地址