发明名称 Method and apparatus for power consumption optimization for integrated circuits
摘要 Method and apparatus for finding an assignment of voltages to all power domains of an integrated circuit such that the power consumption of an integrated circuit design is minimized and timing requirements (signal propagation delay or slack) are met. This is done by modeling both internal and external signal paths in an integrated circuit which has a number of power domains. The relationship between slack and voltage for the external and internal signal propagation paths is modeled, typically as a linear approximation. The integrated circuit design is then abstracted to a simplified form in terms of power domain relations and a model is created and solved iteratively using, e.g., linear programming, of different voltage levels for each power domain and including the slack values and their relationship between the changes in voltage and slack, for both the internal and external paths.
申请公布号 US7551985(B1) 申请公布日期 2009.06.23
申请号 US20060590068 申请日期 2006.10.30
申请人 CADENCE DESIGN SYSTEMS, INC. 发明人 CHEN PINHONG;GOSTI WILSIN
分类号 G06F19/00 主分类号 G06F19/00
代理机构 代理人
主权项
地址