发明名称 DUTY RATIO CORRECTION CIRCUIT
摘要 A duty ratio correction circuit including a reference clock generation block configured to generate first and second reference clocks that synchronize with rising and falling edges of an external clock and have a primarily corrected duty ratio, and a duty ratio adjustment block for generating first and second internal clocks in response to the first and second reference clocks, and secondarily correcting a duty ratio of the first and second reference clocks by adjusting phases of the first and second reference clocks by means of plural digital control signals generated according to phase difference between the first and second internal clocks.
申请公布号 US2009146700(A1) 申请公布日期 2009.06.11
申请号 US20080178475 申请日期 2008.07.23
申请人 HYNIX SEMICONDUCTOR, INC. 发明人 KIM YONG JU;PARK KUN WOO;KIM KYUNG HOON;SONG HEE WOONG;OH IC SU;KIM HYUNG SOO;HWANG TAE JIN;CHOI HAE RANG;LEE JI WANG
分类号 H03L7/00 主分类号 H03L7/00
代理机构 代理人
主权项
地址