发明名称 Providing extended precision in SIMD vector arithmetic operations
摘要 The present invention provides extended precision in SIMD arithmetic operations in a processor having a register file and an accumulator. A first set of data elements and a second set of data elements are loaded into first and second vector registers, respectively. Each data element comprises N bits. Next, an arithmetic instruction is fetched from memory. The arithmetic instruction is decoded. Then, the first vector register and the second vector register are read from the register file. The present invention executes the arithmetic instruction on corresponding data elements in the first and second vector registers. The resulting element of the execution is then written into the accumulator. Then, the resulting element is transformed into an N-bit width element and written into a third register for further operation or storage in memory. The transformation of the resulting element can include, for example, rounding, clamping, and/or shifting the element.
申请公布号 US7546443(B2) 申请公布日期 2009.06.09
申请号 US20060337440 申请日期 2006.01.24
申请人 MIPS TECHNOLOGIES, INC. 发明人 VAN HOOK TIMOTHY J.;HSU PETER;HUFFMAN WILLIAM A.;MORETON HENRY P.;KILLIAN EARL A.
分类号 G06F15/00;G06F9/30;G06F9/302;G06F15/78 主分类号 G06F15/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利