发明名称 FLEXIBLE SEQUENCER DESIGN ARCHITECTURE FOR SOLID STATE MEMORY CONTROLLER
摘要 A method and apparatus for controlling access to solid state memory devices which may allow maximum parallelism on accessing solid state memory devices with minimal interventions from firmware. To reduce the waste of host time, multiple flash memory devices may be connected to each channel. A job/descriptor architecture may be used to increase parallelism by allowing each memory device to operate separately. A job may be used to represent a read, write or erase operation. When firmware wants to assign a job to a device, it may issue a descriptor, which may contain information about the target channel, the target device, the type of operation, etc. The firmware may provide descriptors without waiting for a response from a memory device, and several jobs may be issued continuously to form a job queue. After the firmware finishes programming descriptors, a sequencer may handle the remaining work so that the firmware may concentrate on other tasks.
申请公布号 WO2009039222(A3) 申请公布日期 2009.06.04
申请号 WO2008US76741 申请日期 2008.09.17
申请人 MARVELL WORLD TRADE LTD.;SHIN, HYUNSUK;LEE, CHI KONG;YOON, TONY 发明人 SHIN, HYUNSUK;LEE, CHI KONG;YOON, TONY
分类号 G06F3/06;G06F12/02 主分类号 G06F3/06
代理机构 代理人
主权项
地址