发明名称 Line edge roughness reduction and double patterning
摘要 Embodiments of the present invention relate to lithographic processes used in integrated circuit fabrication for improving line edge roughness (LER) and reduced critical dimensions (CD) for lines and/or trenches. Embodiments use the combinations of polarized light lithography, shrink coating processes, and double exposure processes to produce synergetic effects in the formation of trench structures having good resolution, reduced CDs, reduced pitch, and reduced LER in the lines and/or trenches of the patterned interconnect structures.
申请公布号 US2009142926(A1) 申请公布日期 2009.06.04
申请号 US20080156770 申请日期 2008.06.03
申请人 DAI HUIXIONG;XU XUMOU;NGAI CHRISTOPHER S 发明人 DAI HUIXIONG;XU XUMOU;NGAI CHRISTOPHER S.
分类号 H01L21/311 主分类号 H01L21/311
代理机构 代理人
主权项
地址