发明名称 Control of a variable delay line using line entry point to modify line power supply voltage
摘要 Disclosed herein is a VDL/DLL architecture in which the power supply to the VDL, VccVDL, is regulated at least as a function of the entry point of the input signal (ClkIn) into the VDL. Specifically, VccVDL is regulated to be higher when the delay through the VDL is relatively small (when the entry point is toward the right (or minimum delay) edge of the VDL) and is reduced when the delay is relatively high (when the entry point is toward the left (or maximum delay) edge of the VDL). This provides for graduated delays across the stages of the VDL, but without the need to design each stage separately. Other benefits include a VDL/DLL design operable over a wider range of frequencies, and a reduced number of stages, including a reduced number of buffer stages. Moreover, when the disclosed technique is used, buffer stages may be dispensed with altogether. Additionally, the disclosed VDL architecture can be used in any situation where it might be advantageous to delay a signal through a variable delay as a function of VDL entry point.
申请公布号 US7541851(B2) 申请公布日期 2009.06.02
申请号 US20060608903 申请日期 2006.12.11
申请人 MICRON TECHNOLOGY, INC. 发明人 GOMM TYLER;KIM KANG YONG;KWAK JONGTAE
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址