发明名称 Characterizing jitter sensitivity of a serializer/deserializer circuit
摘要 Disclosed herein is an improved serializer/deserializer (SERDES) circuit (102) having built-in self-test capabilities that is configured to perform an in-situ jitter sensitivity characterization of the clock and data recovery (CDR) circuit (108). To that end, a delay perturbation is added to the serial data stream at the serializer (120) output, typically using a variable delay (DEL) line (116). Then, the perturbed serial data stream is looped back to the CDR circuit. A dedicated circuit in the control logic (112) coupled to the DEL line and the deserializer circuit (110) analyzes the recovered data to characterize the sensitivity of the CDR circuit to the jitter frequency. By continuously modifying the output delay of said serial data stream, i.e. the amplitude and the frequency of the perturbation, one can generate a perturbed serial data stream, very close to the real jittered data.
申请公布号 US7543209(B2) 申请公布日期 2009.06.02
申请号 US20060565762 申请日期 2006.12.01
申请人 发明人
分类号 G01R31/28 主分类号 G01R31/28
代理机构 代理人
主权项
地址