发明名称 NOR flash memory including bipolar segment read circuit
摘要 A bipolar segment read circuit is applied for reading NOR flash memory such that cell current is converted to voltage by discharging bit line, which voltage is amplified by the bipolar segment read circuit, and then the voltage difference is converted to time difference by a block read circuit. In this manner, a reference signal is generated by reference cells storing low threshold data, which signal is delayed by a tunable delay circuit for generating a locking signal. Thus the locking signal effectively rejects latching high threshold data in latch circuits because high threshold data is arrived later. Furthermore, by adopting multi-divided bit line architecture, discharging time of bit line is reduced. And the memory cell can be formed from single crystal silicon or thin film polysilicon because the memory cell only drives lightly loaded bit line, even though thin film transistor can flow relatively low current, which realizes multi-stacked memory.
申请公布号 US7542348(B1) 申请公布日期 2009.06.02
申请号 US20070960538 申请日期 2007.12.19
申请人 KIM JUHAN 发明人 KIM JUHAN
分类号 G11C16/06;G11C7/02;G11C16/04 主分类号 G11C16/06
代理机构 代理人
主权项
地址