发明名称 FLOATING POINT BYPASS RETRY
摘要 A system and method for increasing the throughput of a processor during cache misses. During the retrieval of the cache miss data, subsequent memory requests are generated and allowed to proceed to the cache. The data for the subsequent cache hits are stored in a bypass retry device. Also, the cache miss address and memory line data may be stored by the device when they are retrieved and they may be sent them to the cache for a cache line replacement. The bypass retry device determines the priority of sending data to the processor. The priority allows the data for memory requests to be provided to the processor in the same order as they were generated from the processor without delaying subsequent memory requests after a cache miss.
申请公布号 US2009138662(A1) 申请公布日期 2009.05.28
申请号 US20070944878 申请日期 2007.11.26
申请人 LAUTERBACH GARY 发明人 LAUTERBACH GARY
分类号 G06F12/08 主分类号 G06F12/08
代理机构 代理人
主权项
地址