发明名称 Interrupt and Exception Handling for Multi-Streaming Digital Processors
摘要 A multi-streaming processor has a plurality of streams for streaming one or more instruction threads, a set of functional resources for processing instructions from streams, and interrupt handler logic. The logic detects and maps interrupts and exceptions to one or more specific streams. In some embodiments, one interrupt or exception may be mapped to two or more streams, and in others two or more interrupts or exceptions may be mapped to one stream. Mapping may be static and determined at processor design, programmable, with data stored and amendable, or conditional and dynamic, the interrupt logic executing an algorithm sensitive to variables to determine the mapping. Interrupts may be external interrupts generated by devices external to the processor software (internal) interrupts generated by active streams, or conditional, based on variables. After interrupts are acknowledged, streams to which interrupts or exceptions are mapped are vectored to appropriate service routines. In a synchronous method, no vectoring occurs until all streams to which an interrupt is mapped acknowledge the interrupt.
申请公布号 US2009125660(A1) 申请公布日期 2009.05.14
申请号 US20080274104 申请日期 2008.11.19
申请人 MIPS TECHNOLOGIES, INC. 发明人 NEMIROVSKY MARIO D.;NEMIROVSKY ADOLFO M.;SANKAR NARENDRA
分类号 G06F9/38;G06F13/24 主分类号 G06F9/38
代理机构 代理人
主权项
地址