发明名称 MATRIX MODELING OF PARALLEL DATA STRUCTURES TO FACILITATE DATA ENCODING AND/OR JITTERY SIGNAL GENERATION
摘要 One or more embodiments of the disclosed computer-implementable method comprise a matrix-based approach to generating in parallel a plurality of realistic simulatable signal vectors, which vectors include the addition of amplitude noise and/or timing jitter and encoding. For example, each channel in a parallel bus can be populated in a matrix, with each row comprising ideal voltage values for the channel, and the columns comprising bits of the sequence of voltage values for that channel. Thereafter, encoding can be employed to modify the data in the matrix. Amplitude noise and/or timing jitter can then be applied to each channel (row) in the matrix. This modifies the time basis from a bit basis as used in the matrix to a time-step basis. With such modification accomplished, each row in the matrix can be transformed into simulatable vector, which vectors can then be simulated in parallel to test, for example, the robustness of the parallel bus of which the channels are part.
申请公布号 US2009112551(A1) 申请公布日期 2009.04.30
申请号 US20070928345 申请日期 2007.10.30
申请人 MICRON TECHNOLOGY, INC. 发明人 HOLLIS TIMOTHY M.
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址