发明名称 LOGGING OF LEVEL-TWO CACHE TRANSACTIONS INTO BANKS OF THE LEVEL-TWO CACHE FOR SYSTEM ROLLBACK
摘要 <p>A plurality of processors on a chip is operated in lockstep. A crossbar switch on the chip couples and decouples the plurality of processors to a plurality of banks in a level-two (L 2 ) cache. As data is stored in a first bank of the L 2 cache, the old data at that location is passed through the crossbar switch to a second bank of the L 2 cache that is functioning as a first-in-first-out memory (FIFO). Thus, new data is cached at a location in the first bank of the level-two cache, i.e., stored, and old data, from that location, is logged in the second bank of the level-two cache. The logged data in the second bank is used to restore the first bank to a known prior state when necessary.</p>
申请公布号 EP1763763(A4) 申请公布日期 2009.04.22
申请号 EP20050763364 申请日期 2005.06.03
申请人 SUN MICROSYSTEMS, INC. 发明人 CHAUDHRY, SHAILENDER;JACOBSON, QUINN, A.;SAULSBURY, ASHLEY
分类号 G06F12/00;G06F12/16 主分类号 G06F12/00
代理机构 代理人
主权项
地址