发明名称 Methods to selectively protect NMOS regions, PMOS regions, and gate layers during EPI process
摘要 A semiconductor device is fabricated with a protective liner and/or layer. Well regions and isolation regions are formed within a semiconductor body. A gate dielectric layer is formed over the semiconductor body. A gate electrode layer, such as polysilicon, is formed on the gate dielectric layer. A protective gate liner is formed on the gate electrode layer. A resist mask is formed that defines gate structures. The gate electrode layer is patterned to form the gate structures. Offset spacers are formed on lateral edges of the gate structures and extension regions are then formed in the well regions. Sidewall spacers are then formed on the lateral edges of the gate structures. An NMOS protective region layer is formed that covers the NMOS region of the device. A recess etch is performed within the PMOS region followed by formation of strain inducing recess structures.
申请公布号 US7514309(B2) 申请公布日期 2009.04.07
申请号 US20050184337 申请日期 2005.07.19
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 SRIDHAR SEETHARAMAN;HALL CRAIG;HU CHE-JEN;ROTONDARO ANTONIO LUIS PACHECO
分类号 H01L21/8238 主分类号 H01L21/8238
代理机构 代理人
主权项
地址