发明名称 ADAPTIVE PRECISION ARITHMETIC UNIT FOR ERROR TOLERANT APPLICATIONS
摘要 Two process-tolerant arithmetic circuit architectures are implemented to develop functional blocks for error-tolerant applications such as FIR filters and FFT blocks. The resulting blocks may achieve computational performance of up to 42 times higher than conventional architectures. Embodiments adaptively change the precision of the computation to achieve a high precision computation given the underlying speed of the circuit. The resulting improvement can be allocated to increasing yield or dynamically trading off between reduced power consumption, faster computation, or higher-fidelity computation.
申请公布号 US2009089348(A1) 申请公布日期 2009.04.02
申请号 US20070864580 申请日期 2007.09.28
申请人 BOLOTSKI JOSEPHINE AMMER;BUI JENNY;LU QI 发明人 BOLOTSKI JOSEPHINE AMMER;BUI JENNY;LU QI
分类号 G06F17/10 主分类号 G06F17/10
代理机构 代理人
主权项
地址
您可能感兴趣的专利